SN74LV244A JAJSPE0Q – SEPTEMBER 1997 – REVISED MARCH 2023 # SN74LV244A 3 ステート出力、オクタル・バッファ/ドライバ ### 1 特長 - 2V~5.5V の V<sub>CC</sub> で動作 - 最大 t<sub>pd</sub> 6.5ns (5V 時) - 標準 V<sub>OLP</sub> (出力グランド・バウンス) $< 0.8 \text{V (V}_{CC} = 3.3 \text{V}, T_A = 25 ^{\circ}\text{C})$ - 標準 V<sub>OHV</sub> (出力 V<sub>OH</sub> アンダーシュート) $> 2.3V (V_{CC} = 3.3V, T_A = 25^{\circ}C)$ - すべてのポートで混在モード電圧動作をサポート - I<sub>off</sub>により部分的パワーダウン・モードでの動作を サポート - JESD 17 準拠で 250mA 超のラッチアップ性能 ## 2 アプリケーション - サーバーとネットワーク・スイッチ - LED ディスプレイ - 通信インフラ - モーター駆動制御ボード ### 3 概要 SN74LV244A オクタル・バッファおよびライン・ド ライバは、 $2V \sim 5.5V$ の $V_{CC}$ で動作するように設計さ れています。 SN74LV244A デバイスは、3 ステート・メモリ・ア ドレス・ドライバ、クロック・ドライバ、バス用レシ ーバ / トランスミッタの性能と密度の両方を向上する ことに特化して設計されています。これらのデバイス は、独立した出力イネーブル (OE) 入力を備えた 2 つの 4 ビット・ライン・ドライバで構成されていま #### パッケージ情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |------------|--------------------|------------------| | | DGV (TVSOP、<br>20) | 5.00mm × 4.40mm | | | DW (SOIC、20) | 12.80mm × 7.50mm | | | NS (SO、20) | 12.60mm × 5.30mm | | SN74LV244A | PW (TSSOP、20) | 6.50mm × 4.40mm | | | RGY (VQFN、20) | 4.50mm × 3.50mm | | | RKS (VQFN、20) | 4.50mm × 2.50mm | | | DGS (VSSOP、<br>20) | 5.10mm × 3.00mm | 利用可能なパッケージについては、このデータシートの末尾 にある注文情報を参照してください。 論理図 (正論理) ### **Table of Contents** | 1 特長1 | 8.1 Overview | | |-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------| | 2 アプリケーション1 | 8.2 Functional Block Diagram | <mark>11</mark> | | 3 概要1 | 8.3 Feature Description | 11 | | 4 Revision History2 | 8.4 Device Functional Modes | 13 | | 5 Pin Configuration and Functions3 | 9 Application and Implementation | 14 | | 6 Specifications4 | 9.1 Application Information | | | 6.1 Absolute Maximum Ratings4 | 9.2 Typical Application | | | 6.2 ESD Ratings4 | 9.3 Power Supply Recommendations | | | 6.3 Recommended Operating Conditions5 | 9.4 Layout | | | 6.4 Thermal Information5 | 10 Device and Documentation Support | 18 | | 6.5 Electrical Characteristics7 | 10.1 Documentation Support | 18 | | 6.6 Noise Characteristics7 | 10.2 ドキュメントの更新通知を受け取る方法 | 18 | | 6.7 Operating Characteristics7 | 10.3 サポート・リソース | 18 | | 6.8 Switching Characteristics: V <sub>CC</sub> = 2.5 V ± 0.2 V8 | 10.4 Trademarks | 18 | | 6.9 Switching Characteristics: V <sub>CC</sub> = 3.3 V ± 0.3 V8 | 10.5 静電気放電に関する注意事項 | 18 | | 6.10 Switching Characteristics: V <sub>CC</sub> = 5 V ± 0.5 V8 | 10.6 用語集 | | | 6.11 Typical Characteristics9 | 11 Mechanical, Packaging, and Orderable | | | 7 Parameter Measurement Information10 | Information | 18 | | B Detailed Description11 | | | | · | | | | | | | | 4 Revision History | | | | | 毎は茶気垢に洗げています | | | 資料番号末尾の英字は改訂を表しています。その改訂履 | 歴は央詰似に伴していまり。 | | | Changes from Revision P (January 2023) to Revision | n Q (March 2023) | Page | | <ul> <li>Updated thermal values for DB package from RθJA =</li> </ul> | $= 94.7 \text{ to } 118.2. \text{ R}\theta\text{JC(top)} = 56.7 \text{ to } 77.2. \text{ R}\theta\text{JB}$ | = 49.9 to | Updated thermal values for DB package from RθJA = 94.7 to 118.2, RθJC(top) = 56.7 to 77.2, RθJB = 49.9 to 73, ΨJT = 18.7 to 42.2, ΨJB = 49.5 to 72.6, all values in °C/W.......5 Updated thermal values for DW package from RθJA = 79.4 to 102.3 RθJC(top) = 43.8 to 69.9, RθJB = 47.2 to Updated thermal values for NS package from R $\theta$ JA = 76.9 to 108.1, R $\theta$ JC(top) = 43.4 to 73.9, R $\theta$ JB = 44.5 to ### Changes from Revision O (November 2022) to Revision P (January 2023) • データシートに *DGS* パッケージ情報を追加.......1 | Changes from Revision N (September 2) | · · · · · · · · · · · · · · · · · · · | |---------------------------------------|-------------------------------------------------------------------------------| | ・ 文書全体にわたって表、図、相互参照の | )採番方法を更新1 | | • データシートに RKS パッケージを追加 | 1 | | | ion9 | | | puts, Standard CMOS Inputs, Partial Power Down (I <sub>off</sub> ), and Clamp | | Diode Structure sections | 11 | | Removed the Design Requirements sec | tion | | Removed the Design Requirements sec | | | | Considerations, and Output Considerations sections14 | | Added the Power Considerations, Input | Considerations, and Output Considerations sections14 lations section17 | Product Folder Links: SN74LV244A ### **5 Pin Configuration and Functions** 図 5-2. RGY and RKS Package, 20-Pin VQFN With Exposed Thermal Pad (Top View) | PIN TYPE(1) | | | DESCRIPTION | |---------------------------|-----|------|---------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | 1A1 | 2 | I | Input | | 1A2 | 4 | I | Input | | 1A3 | 6 | I | Input | | 1A4 | 8 | I | Input | | 1 OE | 1 | I | Output enable | | 1Y1 | 18 | 0 | Output | | 1Y2 | 16 | 0 | Output | | 1Y3 | 14 | 0 | Output | | 1Y4 | 12 | 0 | Output | | 2A1 | 11 | I | Input | | 2A2 | 13 | I | Input | | 2A3 | 15 | I | Input | | 2A4 | 17 | I | Input | | 2 OE | 19 | I | Output enable | | 2Y1 | 9 | 0 | Output | | 2Y2 | 7 | 0 | Output | | 2Y3 | 5 | 0 | Output | | 2Y4 | 3 | 0 | Output | | GND | 10 | _ | Ground | | V <sub>CC</sub> | 20 | _ | Power pin | | Thermal pad <sup>(2</sup> | ) | _ | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply. | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output <sup>(2)</sup> RKS package only ### **6 Specifications** ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|--------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | VI | Input voltage <sup>(2)</sup> | | -0.5 | 7 | V | | Vo | Voltage range applied to any output in the | high-impedance or power-off state <sup>(2)</sup> | -0.5 | 7 | V | | Vo | Output voltage <sup>(2) (3)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±70 | mA | | Tj | Junction temperature | | -65 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |-----------------------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Clastrostatia disebarga | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | V | | V <sub>(ESD)</sub> Electrostation | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> This value is limited to 5.5-V maximum. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-------------------------------|------------------------------------------------------------------------------------|----------------------------------|-----------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | V | Lligh lovel input veltage | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | V | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | V | Low level input valtage | V <sub>CC</sub> = 2.3 V to 2.7 V | | V <sub>CC</sub> × 0.3 | V | | $V_{IL}$ | Low-level Input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.3 | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | V <sub>CC</sub> × 0.3 | | | VI | Input voltage | | 0 | 5.5 | V | | V | Output voltage | High or low state | 0 | V <sub>CC</sub> | V | | V <sub>O</sub> Output voltage | | 3-state | 0 | 5.5 | V | | | | V <sub>CC</sub> = 2 V | | -50 | μA | | | High lavel subsub suggests | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | | | I <sub>OH</sub> | Input voltage Output voltage High-level output current Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | -8 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | -16 | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | Lave lavel autout aumant | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | l <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 8 | mA | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 16 | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | | T <sub>A</sub> | Operating free-air temperature | , | -40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004. ### **6.4 Thermal Information** | | | SN74LV244A | | | | | | | | | |-------------------------------|----------------------------------------------|--------------|----------------|--------------|------------|---------------|---------------|---------------|----------------|------| | THERMAL METRIC <sup>(1)</sup> | | DB<br>(SSOP) | DGV<br>(TVSOP) | DW<br>(SOIC) | NS<br>(SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | RKS<br>(VQFN) | DGS<br>(VSSOP) | UNIT | | | | 20 PINS | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 118.2 | 115.9 | 102.3 | 108.1 | 102.6 | 34.9 | 75.2 | 125.5 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 77.2 | 31.1 | 69.9 | 73.9 | 36.7 | 43.1 | 79.4 | 80.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 73 | 57.4 | 70.8 | 73.1 | 53.6 | 12.7 | 47.8 | 63.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 42.2 | 1.0 | 46.4 | 44.1 | 2.4 | 0.9 | 14.6 | 8.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 72.6 | 56.7 | 70.4 | 72.8 | 53.1 | 12.8 | 47.8 | 79.9 | °C/W | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback | THERMAL METRIC <sup>(1)</sup> | | SN74LV244A | | | | | | | | | |-------------------------------|----------------------------------------------|--------------|----------------|--------------|------------|---------------|---------------|---------------|----------------|------| | | | DB<br>(SSOP) | DGV<br>(TVSOP) | DW<br>(SOIC) | NS<br>(SO) | PW<br>(TSSOP) | RGY<br>(VQFN) | RKS<br>(VQFN) | DGS<br>(VSSOP) | UNIT | | | | 20 PINS | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | N/A | 7.8 | 31.5 | N/A | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. English Data Sheet: SCLS383 Product Folder Links: SN74LV244A ### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------------------|-----------------------------------------|-----------------|-----------------------|-----|------|------| | | | I <sub>OH</sub> = -50 μA | 2 V to<br>5.5 V | V <sub>CC</sub> - 0.1 | | | | | V <sub>OH</sub> | High level output voltage | I <sub>OH</sub> = -2 mA | 2.3 V | 2 | | | V | | | | I <sub>OH</sub> = -8 mA | 3 V | 2.48 | | | | | | | I <sub>OH</sub> = 16 mA | 4.5 V | 3.8 | | | | | | | I <sub>OL</sub> = 50 μA | 2 V to<br>5.5 V | | | 0.1 | | | V <sub>OL</sub> | Low level output voltage | I <sub>OL</sub> = 2 mA | 2.3 V | | | 0.4 | V | | | | I <sub>OL</sub> = 8 mA | 3 V | | | 0.44 | | | | | I <sub>OL</sub> = 16 mA | 4.5 V | | | 0.55 | | | I <sub>I</sub> | Input leakage current | V <sub>I</sub> = 5.5 V or GND | 0 to<br>5.5 V | | | ±1 | μA | | I <sub>OZ</sub> | Off-State (High-Impedance State) Output Current (of a 3-State Output) | V <sub>O</sub> = V <sub>CC</sub> or GND | 5.5 V | | | ±5 | μA | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 20 | μΑ | | I <sub>off</sub> | Input/Output Power-Off Leakage Current | $V_1$ or $V_0 = 0$ to 5.5 V | 0 | | | 5 | μΑ | | Ci | Input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2.3 | | pF | ### **6.6 Noise Characteristics** $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | | | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------|------|------|------|------| | V <sub>OL(P)</sub> | Quiet output, maximum dynamic | | 0.55 | | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic | | -0.5 | | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic | | 2.9 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.99 | V | <sup>(1)</sup> Characteristics are for surface-mount packages only. # **6.7 Operating Characteristics** T<sub>A</sub> = 25°C | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----|-------------------------------|-----------------------------------|-----------------|-----|------| | _ | Power dissipation capacitance | C <sub>1</sub> = 50 pF f = 10 MHz | 3.3 V | 14 | pF | | Opd | Power dissipation capacitance | OL - 30 pr 1 - 10 WH 12 | 5 V | 16 | pi | English Data Sheet: SCLS383 # 6.8 Switching Characteristics: $V_{CC} = 2.5 V \pm 0.2 V$ over operating free-air temperature range (unless otherwise noted), (see ☒ 7-1) | PARAMETE | ETE FROM TO | | LOAD | / / | 25°C | | -40° | C to 125°C | | UNIT | |--------------------|-------------|----------|------------------------|-----|------|------|------|------------|----|------| | R | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN | TYP M | AX | UNIT | | | А | Y | C <sub>L</sub> = 15 pF | | 7.5 | 12.5 | 1 | | 15 | 20 | | t <sub>pd</sub> | A | T T | C <sub>L</sub> = 50 pF | | 9.5 | 15.3 | 1 | | 18 | ns | | | ŌĒ | Υ | C <sub>L</sub> = 15 pF | | 8.9 | 14.6 | 1 | | 17 | 20 | | t <sub>en</sub> | OE | Ť | C <sub>L</sub> = 50 pF | | 10.8 | 17.8 | 1 | | 21 | ns | | 4 | ŌĒ | Y | C <sub>L</sub> = 15 pF | | 9.1 | 14.1 | 1 | | 16 | 20 | | t <sub>dis</sub> | OE . | OE Y | C <sub>L</sub> = 50 pF | | 13.4 | 19.2 | 1 | | 21 | ns | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50 pF | | | 2 | | | 2 | ns | # 6.9 Switching Characteristics: $V_{CC}$ = 3.3 V $\pm$ 0.3 V over operating free-air temperature range (unless otherwise noted), (see ☒ 7-1) | PARAMETE | FROM | то | LOAD | ,, ( | 25°C | | -40° | C to 125°C | UNIT | |---------------------|---------|----------|------------------------|------|------|------|------|------------|------| | R | (INPUT) | (OUTPUT) | CAP | MIN | TYP | MAX | MIN | TYP MAX | UNIT | | 4 | А | Y | C <sub>L</sub> = 15 pF | | 5.4 | 8.4 | 1 | 10 | | | t <sub>pd</sub> | A | 1 | C <sub>L</sub> = 50 pF | | 6.8 | 11.9 | 1 | 13.5 | ns | | • | ŌĒ | Y | C <sub>L</sub> = 15 pF | | 6.3 | 10.6 | 1 | 12.5 | | | t <sub>en</sub> | OL | 1 | C <sub>L</sub> = 50 pF | | 7.8 | 14.1 | 1 | 16 | ns | | 4 | ŌĒ | Y | C <sub>L</sub> = 15 pF | | 7.6 | 11.7 | 1 | 13 | | | t <sub>dis</sub> OE | OE . | 1 | C <sub>L</sub> = 50 pF | | 11 | 16 | 1 | 18 | ns | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50 pF | | | 1.5 | | 1.5 | ns | ### 6.10 Switching Characteristics: $V_{CC} = 5 V \pm 0.5 V$ over operating free-air temperature range (unless otherwise noted), (see ☑ 7-1) | PARAMETE | FROM | то | LOAD | | 25°C | | -40° | | UNIT | | |--------------------|---------|----------|------------------------|-----|-----------|------|------|-------|------|------| | R | (INPUT) | (OUTPUT) | CAP | MIN | N TYP MAX | | MIN | TYP N | IAX | UNII | | | ^ | Y | C <sub>L</sub> = 15 pF | | 3.9 | 5.5 | 1 | | 6.5 | no | | t <sub>pd</sub> | Α | T T | C <sub>L</sub> = 50 pF | | 4.9 | 7.5 | 1 | | 8.5 | ns | | | ŌĒ | Υ | C <sub>L</sub> = 15 pF | | 4.5 | 7.3 | 1 | | 8.5 | no | | t <sub>en</sub> | OE | T T | C <sub>L</sub> = 50 pF | | 5.6 | 9.3 | 1 | 1 | 0.5 | ns | | | ŌĒ | Υ | C <sub>L</sub> = 15 pF | | 6.5 | 12.2 | 1 | 1 | 3.5 | ns | | t <sub>dis</sub> | OE | T T | C <sub>L</sub> = 50 pF | | 8.8 | 14.2 | 1 | 1 | 5.5 | 115 | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50 pF | | | 1 | | | 1 | ns | Product Folder Links: SN74LV244A Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 6.11 Typical Characteristics English Data Sheet: SCLS383 ### 7 Parameter Measurement Information - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>r</sub> ≤ 3 ns, t<sub>f</sub> ≤ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. $t_{PHL}$ and $t_{PLH}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. 図 7-1. Load Circuit and Voltage Waveforms Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SCLS383 ### **8 Detailed Description** #### 8.1 Overview The SN74LV244 devices are octal buffers grouped in fours, with each group having its own enable pin. The LV family supports high current drive of about 16 mA, thus making it suitable for driving digital signals over longer board lengths. This device is generally used to buffer or incorporate delays between the signals between two microcontroller or peripheral devices. ### 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 Balanced CMOS 3-State Outputs This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Product Folder Links: SN74LV244A When placed into the high-impedance mode, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a 10-k $\Omega$ resistor can be used to meet these requirements. Unused 3-state CMOS outputs should be left disconnected. #### 8.3.2 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law (R = V ÷ I). Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in *Implications of Slow or Floating CMOS Inputs*. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; a $10-k\Omega$ resistor, however, is recommended and will typically meet all requirements. #### 8.3.3 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 8.3.4 Clamp Diode Structure ☑ 8-1 shows the inputs and outputs to this device have negative clamping diodes only. #### 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 8-1. Electrical Placement of Clamping Diodes for Each Input and Output Product Folder Links: SN74LV244A Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.4 Device Functional Modes The SN74LV244A devices are organized as two 4-bit line drivers with separate output-enable $(\overline{OE})$ inputs. When $\overline{OE}$ is low, the device passes data from the A inputs to the Y outputs. When $\overline{OE}$ is high, the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ must be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. 表 8-1. Function Table | INPU | OUTPUTS <sup>(2)</sup> | | |------|------------------------|---| | ŌĒ | Α | Υ | | L | L | L | | L | Н | Н | | Н | X | Z | - (1) H = High Voltage Level, L = Low Voltage Level, X = Do Not Care - (2) H = Driving High, L = Driving Low, Z = High Impedance State ### 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information The SN74LV244A device can be used as an 8-channel buffer to drive signals from one controller to another device. Buffers are typically used for signals running on long traces on printed circuit boards or going through connectors linking two printed circuit boards together. Buffers are also used to create delay between the lines to match the edges of two clock or data signals. The high-current capability of the SN74LV244A device also allows a controller to drive LEDs up to 16 mA. ### 9.2 Typical Application 図 9-1. Typical Application Diagram #### 9.2.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV244A plus the maximum static supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is Product Folder Links: SN74LV244A ubmit Document Feedback provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV244A plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74LV244A can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74LV244A can drive a load with total resistance described by $R_L \ge V_O$ / $I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. #### 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV244A (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74LV244A has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Product Folder Links: SN74LV244A Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 15 Refer to the Feature Description section for additional information regarding the outputs for this device. #### 9.2.4 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV244A to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. #### 9.2.5 Application Curve 図 9-2. SN74LV244A Transient response Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SCLS383 ### 9.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* section. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor; if there are multiple $V_{CC}$ terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results. ### 9.4 Layout #### 9.4.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. #### 9.4.2 Layout Example 図 9-3. Layout Example for the SN74LV244A in the RKS Package English Data Sheet: SCLS383 ### 10 Device and Documentation Support ### **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation - Texas Instruments, Implications of Slow or Floating CMOS Inputs application notes - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices #### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更 新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週 受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.3 サポート・リソース TI E2E™ サポート ・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅 速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必 要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様 を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してくださ い。 #### 10.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適 切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがありま ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータ がわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74LV244A www.ti.com 11-May-2023 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | SN74LV244ADBR | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADBRE4 | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADBRG4 | ACTIVE | SSOP | DB | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADGSR | ACTIVE | VSSOP | DGS | 20 | 5000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | L244A | Samples | | SN74LV244ADGVR | ACTIVE | TVSOP | DGV | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADWR | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ADWRG4 | ACTIVE | SOIC | DW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ANSR | ACTIVE | SO | NS | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 74LV244A | Samples | | SN74LV244APWR | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWRE4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWRG3 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244APWRG4 | ACTIVE | TSSOP | PW | 20 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | | SN74LV244ARGYR | ACTIVE | VQFN | RGY | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LV244A | Samples | | SN74LV244ARKSR | ACTIVE | VQFN | RKS | 20 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV244A | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". PACKAGE OPTION ADDENDUM www.ti.com 11-May-2023 RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV244A: Automotive: SN74LV244A-Q1 • Enhanced Product : SN74LV244A-EP NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects Enhanced Product - Supports Defense, Aerospace and Medical Applications www.ti.com 12-May-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV244ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LV244ADGSR | VSSOP | DGS | 20 | 5000 | 330.0 | 16.4 | 5.4 | 5.4 | 1.45 | 8.0 | 16.0 | Q1 | | SN74LV244ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV244ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LV244ANSR | so | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LV244APWRG3 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | | SN74LV244APWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LV244ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.8 | 4.8 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV244ARKSR | VQFN | RKS | 20 | 3000 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | www.ti.com 12-May-2023 \*All dimensions are nominal | 7 til dillionolono are nominal | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74LV244ADBR | SSOP | DB | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV244ADGSR | VSSOP | DGS | 20 | 5000 | 356.0 | 356.0 | 35.0 | | SN74LV244ADGVR | TVSOP | DGV | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV244ADWR | SOIC | DW | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LV244ANSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV244APWR | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV244APWRG3 | TSSOP | PW | 20 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV244APWRG4 | TSSOP | PW | 20 | 2000 | 356.0 | 356.0 | 35.0 | | SN74LV244ARGYR | VQFN | RGY | 20 | 3000 | 356.0 | 356.0 | 35.0 | | SN74LV244ARKSR | VQFN | RKS | 20 | 3000 | 210.0 | 185.0 | 35.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 2.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. 3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated